

# Peruvian Computing Society (SPC)

School of Computer Science Sillabus 2021-I

### 1. COURSE

CS221. Computer Systems Architecture (Mandatory)

## 2. GENERAL INFORMATION

**2.1 Credits** : 3

2.2 Theory Hours: 2 (Weekly)2.3 Practice Hours: 2 (Weekly)2.4 Duration of the period: 16 weeks2.5 Type of course: Mandatory2.6 Modality: Face to face

• CS1D2. Discrete Structures II. (2<sup>nd</sup> Sem)

### 3. PROFESSORS

Meetings after coordination with the professor

### 4. INTRODUCTION TO THE COURSE

A computer scientist must have a solid knowledge of the organization and design principles of diverse computer systems, by understanding the limitations of modern systems they could propose next-gen paradigms. This course teaches the basics and principles of Computer Architecture. This class addresses digital logic design, basics of Computer Architecture and processor design (Instruction Set architecture, microarchitecture, out-of-order execution, branch prediction), execution paradigms (superscalar, dataflow, VLIW, SIMD, GPUs, systolic, multithreading) and memory system organization.

### 5. GOALS

- Provide a first approach in Computer Architecture.
- Study the design and evolution of computer architectures, which lead to modern approaches and implementations in computing systems.
- Provide fine-grained details of computer hardware, and its relation with software execution.
- Implement a simple microprocessor using Verilog language.

### 6. COMPETENCES

- b) An ability to design and conduct experiments, as well as to analyze and interpret data. (Usage)
- g) The broad education necessary to understand the impact of computing solutions in a global, economic, environmental, and societal context. (Usage)
- i) An ability to use the techniques, skills, and modern computing tools necessary for computing practice. (Assessment)
- b) An ability to design and conduct experiments, as well as to analyze and interpret data. (Usage)
- g) The broad education necessary to understand the impact of computing solutions in a global, economic, environmental, and societal context. (Usage)
- i) An ability to use the techniques, skills, and modern computing tools necessary for computing practice. (Assessment)

# 7. SPECIFIC COMPETENCES

- **b6)** Design the appropriate hardware resources for computing. ()
- **b7)** Learn and apply techniques and mechanisms to perform efficient computing on hardware. ()
- **g2)** To design efficient software solutions based on a correct understanding of the architecture of a computer or a group of them. ()
- i6) Understand and study instruction-level parallelism in a processing element. ()

# 8. TOPICS

| <ul> <li>Overview and history of computer architecture</li> <li>Combinational and sequential logic/Field programmable gate arrays as a fundamental combinational + sequential logic building block</li> <li>Abstraction models</li> <li>Computer-aided design tools that process hardware and architectural representations</li> <li>Register transfer notation/Hardware Description Language (Verilog/VHDL)</li> <li>Physical constraints (gate delays, fan-in, fan-out, energy/power)</li> <li>Explain the implications of the "power wall" in terms of further processor performance improvements and the drive towards harnessing parallelism [Usage]</li> <li>Articulate that there are many equivalent representations of computer functionality, including logical expressions and gates, and be able to use mathematical expressions to describe the functions of simple combinational and sequential circuits [Familiarity]</li> <li>Design the basic building blocks of a computer arrithmetic-logic unit (gate-level), registers (gate-level), memory (register transfer-level) [Usage]</li> <li>Use CAD tools for capture, synthesis, and simulation to evaluate simple building blocks (eg, arithmetic-logi unit, registers, movement between registers) of a simple computer design [Familiarity]</li> <li>Evaluate the functional and timing diagram behavior of a simple processor implemented at the logic circuit level [Assessment]</li> </ul>  | Unit 1: Digital logic and digital systems (18)                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Overview and history of computer architecture</li> <li>Combinational and sequential logic/Field programmable gate arrays as a fundamental combinational + sequential logic building block</li> <li>Abstraction models</li> <li>Computer-aided design tools that process hardware and architectural representations</li> <li>Register transfer notation/Hardware Description Language (Verilog/VHDL)</li> <li>Physical constraints (gate delays, fan-in, fan-out, energy/power)</li> <li>Explain the implications of the "power wall" in terms of further processor performance improvements and the drive towards harnessing parallelism [Usage]</li> <li>Articulate that there are many equivalent representations of computer functionality, including logical expressions and gates, and be able to use mathematical expressions to describe the functions of simple combinational and sequential circuits [Familiarity]</li> <li>Design the basic building blocks of a computer: arithmetic-logic unit (gate-level), registers (gate-level), memory (register transfer-level) [Usage]</li> <li>Use CAD tools for capture, synthesis, and simulation to evaluate simple building blocks (eg, arithmetic-logic unit, registers, movement between registers) of a simple computer design [Familiarity]</li> <li>Evaluate the functional and timing diagram behavior of a simple processor implemented at the logic circuit level [Assessment]</li> </ul> | Competences Expected: b                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <ul> <li>Combinational and sequential logic/Field programmable gate arrays as a fundamental combinational + sequential logic building block</li> <li>Abstraction models</li> <li>Computer-aided design tools that process hardware and architectural representations</li> <li>Register transfer notation/Hardware Description Language (Verilog/VHDL)</li> <li>Physical constraints (gate delays, fan-in, fan-out, energy/power)</li> <li>Explain the implications of the "power wall" in terms of further processor performance improvements and the drive towards harnessing parallelism [Usage]</li> <li>Articulate that there are many equivalent representations of computer functionality, including logical expressions and gates, and be able to use mathematical expressions to describe the functions of simple combinational and sequential circuits [Familiarity]</li> <li>Design the basic building blocks of a computer: arithmetic-logic unit (gate-level), registers (gate-level), memory (register transfer-level) [Usage]</li> <li>Use CAD tools for capture, synthesis, and simulation to evaluate simple building blocks (eg. arithmetic-logic unit, registers, movement between registers) of a simple computer design [Familiarity]</li> <li>Evaluate the functional and timing diagram behavior of a simple processor implemented at the logic circuit level [Assessment]</li> </ul>                                                        | Topics                                                                                                                                                                                                                                                                                                                                                                                                                            | Learning Outcomes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>Combinational and sequential logic/Field programmable gate arrays as a fundamental combinational + sequential logic building block</li> <li>Abstraction models</li> <li>Computer-aided design tools that process hardware and architectural representations</li> <li>Register transfer notation/Hardware Description Language (Verilog/VHDL)</li> <li>Physical constraints (gate delays, fan-in, fan-out, en-</li> </ul> | vacuum tubes to VLSI, from mainframe computer architectures to the organization of warehouse-scale computers [Familiarity]  • Comprehend the trend of modern computer architectures towards multi-core and that parallelism is inherent in all hardware systems [Usage]  • Explain the implications of the "power wall" in terms of further processor performance improvements and the drive towards harnessing parallelism [Usage]  • Articulate that there are many equivalent representations of computer functionality, including logical expressions and gates, and be able to use mathematical expressions to describe the functions of simple combinational and sequential circuits [Familiarity]  • Design the basic building blocks of a computer arithmetic-logic unit (gate-level), registers (gate-level), central processing unit (register transfer-level), memory (register transfer-level) [Usage]  • Use CAD tools for capture, synthesis, and simulation to evaluate simple building blocks (eg, arithmetic-logic unit, registers, movement between registers) of a simple computer design [Familiarity]  • Evaluate the functional and timing diagram behavior of a simple processor implemented at the logic circuit |
| Readings: [HH12], [PP05], [PH04], [JAs07], [HP06], [Par05], [Sta10], [PCh06]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| Unit 2: Machine level representation of data (8)                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Competences Expected: g                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Topics                                                                                                                                                                                                                                                                                                                        | Learning Outcomes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <ul> <li>Bits, bytes, and words</li> <li>Numeric data representation and number bases</li> <li>Fixed- and floating-point systems</li> <li>Signed and twos-complement representations</li> <li>Representation of non-numeric data (character codes, graphical data)</li> <li>Representation of registers and arrays</li> </ul> | <ul> <li>Explain why everything is data, including instructions, in computers [Assessment]</li> <li>Explain the reasons for using alternative formats to represent numerical data [Familiarity]</li> <li>Describe how negative integers are stored in sign-magnitude and twos-complement representations [Usage]</li> <li>Explain how fixed-length number representations affect accuracy and precision [Usage]</li> <li>Describe the internal representation of non-numeric data, such as characters, strings, records, and arrays [Usage]</li> <li>Convert numerical data from one format to another [Usage]</li> </ul> |
| <b>Readings</b> : [HH12], [PP05], [PH04], [JAs07], [HP06], [Par05], [Sta10], [PCh06]                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

| Competences Expected: b,g  Topics  Learning Outcomes                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| pics                                                                                                                                                                                                    | Learning Outcomes                                                                                                                                                                                                                                                                                                                           |
| <ul> <li>Basic organization of the von Neumann machine</li> <li>Control unit; instruction fetch, decode, and execution</li> <li>Instruction sets and types (data manipulation, control, I/O)</li> </ul> | <ul> <li>Explain the organization of the classical von Mann machine and its major functional units miliarity]</li> <li>Describe how an instruction is executed in a class von Neumann machine, with extensions for three matrix and SIMD are separately as a separate with the contraction of the classical von Neumann machine.</li> </ul> |
| • Assembly/machine language programming                                                                                                                                                                 | multiprocessor synchronization, and SIMD extion [Familiarity]                                                                                                                                                                                                                                                                               |
| • Instruction formats                                                                                                                                                                                   | <ul> <li>Describe instruction level parallelism and haza<br/>and how they are managed in typical proce</li> </ul>                                                                                                                                                                                                                           |
| • Addressing modes                                                                                                                                                                                      | pipelines [Familiarity]                                                                                                                                                                                                                                                                                                                     |
| • Subroutine call and return mechanisms                                                                                                                                                                 | • Summarize how instructions are represented at the machine level and in the context of a symbol symbol.                                                                                                                                                                                                                                    |
| • I/O and interrupts                                                                                                                                                                                    | assembler [Familiarity]                                                                                                                                                                                                                                                                                                                     |
| • Heap vs. Static vs. Stack vs. Code segments                                                                                                                                                           | • Demonstrate how to map between high-level guage patterns into assembly/machine language tations [Usage]                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                         | • Explain different instruction formats, such as dresses per instruction and variable length vs filength formats [Usage]                                                                                                                                                                                                                    |
|                                                                                                                                                                                                         | • Explain how subroutine calls are handled at the sembly level [Usage]                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                         | • Explain the basic concepts of interrupts and I/O erations [Familiarity]                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                         | • Write simple assembly language program segm-<br>[Usage]                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                         | • Show how fundamental high-level programming of structs are implemented at the machine-langulevel [Usage]                                                                                                                                                                                                                                  |

| Unit 4: Functional organization (8)                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Competences Expected: b,g                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Topics                                                                                                                                                                                                                                                        | Learning Outcomes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <ul> <li>Implementation of simple datapaths, including instruction pipelining, hazard detection and resolution</li> <li>Control unit: microprogrammed</li> <li>Instruction pipelining</li> <li>Introduction to instruction-level parallelism (ILP)</li> </ul> | <ul> <li>Compare alternative implementation of datapaths [Assessment]</li> <li>Discuss the concept of control points and the generation of control signals using hardwired or microprogrammed implementations [Familiarity]</li> <li>Explain basic instruction level parallelism using pipelining and the major hazards that may occur [Usage]</li> <li>Design and implement a complete processor, including datapath and control [Usage]</li> <li>Determine, for a given processor and memory system implementation, the average cycles per instruction [Assessment]</li> </ul> |
| <b>Readings</b> : [HH12], [PP05], [PH04], [JAs07], [HP06], [Par05], [Sta10], [PCh06]                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Topics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Learning Outcomes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Storage systems and their technology</li> <li>Memory hierarchy: importance of temporal and spatial locality</li> <li>Main memory organization and operations</li> <li>Latency, cycle time, bandwidth, and interleaving</li> <li>Cache memories (address mapping, block size, replacement and store policy)</li> <li>Multiprocessor cache consistency/Using the memory system for inter-core synchronization/atomic memory operations</li> <li>Virtual memory (page table, TLB)</li> <li>Fault handling and reliability</li> <li>Error coding, data compression, and data integrity</li> </ul> | <ul> <li>Identify the main types of memory technology (eg, SRAM, DRAM, Flash, magnetic disk) and their relative cost and performance [Familiarity]</li> <li>Explain the effect of memory latency on running time [Familiarity]</li> <li>Describe how the use of memory hierarchy (cache, virtual memory) is used to reduce the effective memory latency [Usage]</li> <li>Describe the principles of memory management [Usage]</li> <li>Explain the workings of a system with virtual memory management [Usage]</li> <li>Compute Average Memory Access Time under a variety of cache and memory configurations and mixes of instruction and data references [Assessment]</li> </ul> |
| Readings: [HH12], [PP05], [PH04], [JAs07], [HP06], [Par05], [Sta10], [PCh06]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Unit 5: Memory system organization and architecture (8)

# Unit 6: Interfacing and communication (8) Competences Expected: b,g,i Topics **Learning Outcomes** • I/O fundamentals: handshaking, buffering, pro-• Explain how interrupts are used to implement I/O grammed I/O, interrupt-driven I/O control and data transfers [Familiarity] • Interrupt structures: vectored and prioritized, inter-• Identify various types of buses in a computer system rupt acknowledgment [Familiarity] • External storage, physical organization, and drives • Describe data access from a magnetic disk drive [Us-• Buses: bus protocols, arbitration, direct-memory access (DMA) • Compare common network organizations, such as ethernet/bus, ring, switched vs routed [Assessment] • Introduction to networks: communications networks as another layer of remote access • Identify the cross-layer interfaces needed for multimedia access and presentation, from image fetch • Multimedia support from remote storage, through transport over a communications network, to staging into local memory, • RAID architectures and final presentation to a graphical display [Familiarity • Describe the advantages and limitations of RAID architectures [Familiarity] Readings: [HH12], [PP05], [PH04], [JAs07], [HP06], [Par05], [Sta10], [PCh06]

| Unit 7: Multiprocessing and alternative architectures (8)                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Competences Expected: i                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Topics                                                                                                                                                                                                                                                                                       | Learning Outcomes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <ul> <li>Power Law</li> <li>Example SIMD and MIMD instruction sets and architectures</li> <li>Interconnection networks (hypercube, shuffle-exchange, mesh, crossbar)</li> <li>Shared multiprocessor memory systems and memory consistency</li> <li>Multiprocessor cache coherence</li> </ul> | <ul> <li>Discuss the concept of parallel processing beyond the classical von Neumann model [Assessment]</li> <li>Describe alternative parallel architectures such as SIMD and MIMD [Familiarity]</li> <li>Explain the concept of interconnection networks and characterize different approaches [Usage]</li> <li>Discuss the special concerns that multiprocessing systems present with respect to memory management and describe how these are addressed [Familiarity]</li> <li>Describe the differences between memory backplane, processor memory interconnect, and remote memory via networks, their implications for access latency and impact on program performance [Assessment]</li> </ul> |
| <b>Readings</b> : [HH12], [PP05], [PH04], [JAs07], [HP06], [Par05], [Sta10], [PCh06]                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| Unit 8: Performance enhancements (8)                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Competences Expected: g,i                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Topics                                                                                                                                                                                                                                                                                                                                                                  | Learning Outcomes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <ul> <li>Superscalar architecture</li> <li>Branch prediction, Speculative execution, Out-of-order execution</li> <li>Prefetching</li> <li>Vector processors and GPUs</li> <li>Hardware support for multithreading</li> <li>Scalability</li> <li>Alternative architectures, such as VLIW/EPIC, and Accelerators and other kinds of Special-Purpose Processors</li> </ul> | <ul> <li>Describe superscalar architectures and their advantages [Familiarity]</li> <li>Explain the concept of branch prediction and its utility [Usage]</li> <li>Characterize the costs and benefits of prefetching [Assessment]</li> <li>Explain speculative execution and identify the conditions that justify it [Assessment]</li> <li>Discuss the performance advantages that multithreading offered in an architecture along with the factors that make it difficult to derive maximum benefits from this approach [Assessment]</li> <li>Describe the relevance of scalability to performance [Assessment]</li> </ul> |
| Readings: [HH12], [PP05], [PH04], [JAs07], [HP06], [Par05], [Sta10], [PCh06]                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### 9. WORKPLAN

# 9.1 Methodology

Individual and team participation is encouraged to present their ideas, motivating them with additional points in the different stages of the course evaluation.

### 9.2 Theory Sessions

The theory sessions are held in master classes with activities including active learning and roleplay to allow students to internalize the concepts.

## 9.3 Practical Sessions

The practical sessions are held in class where a series of exercises and/or practical concepts are developed through problem solving, problem solving, specific exercises and/or in application contexts.

### 10. EVALUATION SYSTEM

\*\*\*\*\*\* EVALUATION MISSING \*\*\*\*\*\*\*

### 11. BASIC BIBLIOGRAPHY

- [HH12] David Harris and Sarah Harris. Digital Design and Computer Architecture. 2nd. Morgan Kaufmann, 2012. ISBN: 978-0123944245.
- [HP06] J. L. Hennessy and D. A. Patterson. Computer Architecture: A Quantitative Approach. 4th. San Mateo, CA: Morgan Kaufman, 2006.
- [JAs07] Peter J.Ashenden. Digital Design (Verilog): An Embedded Systems Approach Using Verilog. Morgan Kaufmann, 2007. ISBN: 978-0123695277.
- [Par05] Behrooz Parhami. Computer Architecture: From Microprocessors to Supercomputers. New York: Oxford Univ. Press, 2005. ISBN: ISBN 0-19-515455-X.
- [PCh06] Pong P.Chu. RTL Hardware Design Using VHDL. 1st. Wiley-Interscience, 2006.
- [PH04] D. A. Patterson and J. L. Hennessy. Computer Organization and Design: The Hardware/Software Interface. 3rd ed. San Mateo, CA: Morgan Kaufman, 2004.
- [PP05] Yale N Patt and Sanjay J Patel. Introduction to Computing Systems. 2nd. McGraw Hill, 2005.
- [Sta10] William Stalings. Computer Organization and Architecture: Designing for Performance. 8th. Upper Saddle River, NJ: Prentice Hall, 2010.